Cirrus-logic CS8406 Manual do Utilizador

Consulte online ou descarregue Manual do Utilizador para Hardware Cirrus-logic CS8406. Cirrus Logic CS8406 User Manual Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 39
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
Copyright Cirrus Logic, Inc. 2012
(All Rights Reserved)
http://www.cirrus.com
192 kHz Digital Audio Interface Transmitter
Features
Complete EIAJ CP1201, IEC-60958, AES3,
S/PDIF-compatible Transmitter
+3.3 V or 5.0 V Digital Supply (VD)
+3.3 V or 5.0 V Digital Interface (VL)
On-Chip Channel Status and User Bit Buffer
Memories Allow Block-Sized Updates
Flexible 3-Wire Serial Digital Audio Input Port
Up to 192-kHz Frame Rate
Microcontroller Write Access to Channel Status
and User Bit Data
On-Chip Differential Line Driver
Generates CRC Codes and Parity Bits
Stand-Alone Mode Allows Use without a
Microcontroller
General Description
The CS8406 is a monolithic CMOS device which en-
codes and transmits audio data according to the AES3,
IEC60958, S/PDIF, o r EIAJ CP1201 standards. The
CS8406 accepts aud io and digital data, which is then
multiplexed, encoded, and driven onto a cable.
The audio data is input through a configurable, 3-wire
input port. The channel status and user bit data are in-
put through an SPI™ or I²C
®
microcontroller port, and
may be assembled in block-sized buffers. For systems
with no microcontroller, a Stand-Alone Mode allows di-
rect access to channel status and user bit data pins.
The CS8406 is available in a 28-pin TSSOP and SOIC
package for both Co mmercial (-10º to +70ºC) and
Automotive grade (-40º to +85ºC). The CDB8416
Demonstration board is also available for device
evaluation and implementation suggestions. Please
refer to “Ordering Information” on page 34 for complete
details.
Target applications include A/V Receivers, CD-R, DVD
receivers, digital mixin g consoles, effects processors,
set-top boxes, and computer and automotive audio
systems.
RXP
ILRCK
ISCLK
SDIN
TXP
TXN
RST OMCK
USDA/
CDOUT
SCL/
CCLK
AD1/
CDIN
AD0/
CS
INT
VL
GND
AD2H/S
VD
TCBL
Misc.
Control
Serial
Audio
Input
C or U Data Buffer
Control Port &
Registers
AES3
S/PDIF
Encoder
Output Clock
Generator
Driver
AUG '12
DS580F6
CS8406
Vista de página 0
1 2 3 4 5 6 ... 38 39

Resumo do Conteúdo

Página 1 - General Description

Copyright  Cirrus Logic, Inc. 2012(All Rights Reserved)http://www.cirrus.com192 kHz Digital Audio Interface TransmitterFeatures Complete EIAJ CP1201

Página 2 - TABLE OF CONTENTS

10 DS580F6CS8406CS8406+3.3 V or +5.0 VGNDILRCKISCLKSDINHardwareControlAPMSTCBLDRSTSFMT0VD VLTXP0.1 FSerialAudioSourceClock Sourceand ControlOMCKSFMT1

Página 3 - LIST OF TABLES

DS580F6 11CS84063. GENERAL DESCRIPTIONThe CS8406 is a monolithic CMOS device which encodes a nd transmits audio data according to the AES3,IEC60958,

Página 4 - ABSOLUTE MAXIMUM RATINGS

12 DS580F6CS84064. THREE-WIRE SERIAL INPUT AUDIO PORTA 3-wire serial audio input port is provided. The interface format can be adjusted to suit the at

Página 5 - SWITCHING CHARACTERISTICS

DS580F6 13CS84065. AES3 TRANSMITTERThe CS8406 includes an AES3 digital audio transmitter. A comprehensive buffering scheme provides write accessto the

Página 6

14 DS580F6CS8406a) With TCBL set to input, driving TCBL high for >3 OMCK clocks will cause a frame start, as well as a newchannel status block star

Página 7

DS580F6 15CS8406U[0] U[2]Data [4] Data [5] Data [6] Data [7] Data [8]Data [0]* Data [2]* Data [4]*Z Y X* Assume MMTLR = 0Data [1]* Data [3]* Data [5]*

Página 8 - - - 100 kHz

16 DS580F6CS84066. CONTROL PORT DESCRIPTIONThe control port is used to access the registers, allowing the CS8406 to be configured for the desired oper

Página 9 - DS580F6 9

DS580F6 17CS84066.2 I²C ModeIn I²C Mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL. Thereis no CS p

Página 10 - 10 DS580F6

18 DS580F6CS84067. CONTROL PORT REGISTER SUMMARYNote: Reserved registers must not be written to during normal operation. Some reserved registers are u

Página 11 - 3. GENERAL DESCRIPTION

DS580F6 19CS84068. CONTROL PORT REGISTER BIT DEFINITIONS8.1 Memory Address Pointer (MAP)Not a registerMAP[6:0] - Memory Address Pointer. Will automati

Página 12 - I²S XX00+0101

2 DS580F6CS8406TABLE OF CONTENTS1. CHARACTERISTICS AND SPECIFICATIONS ...

Página 13 - 5. AES3 TRANSMITTER

20 DS580F6CS8406MMTCS - Select A or B channel status data to transmit in Mono ModeDefault = ‘0’0 - Use channel A CS data for the A subframe and use ch

Página 14

DS580F6 21CS8406Default = ‘00’00 - OMCK frequency is 256*Fs01 - OMCK frequency is 384*Fs10 - OMCK frequency is 512*Fs11 - OMCK frequency is 128*Fs8.6

Página 15

22 DS580F6CS84068.7 Interrupt 1 Status (07h) (Read Only)For all bits in this register, a ‘1’ means the associated interrupt condition has occurred at

Página 16 - 6. CONTROL PORT DESCRIPTION

DS580F6 23CS84068.10 Interrupt 1 Mode MSB (0Ah) and Interrupt 1 Mode LSB (0Bh)The two Interrupt Mode registers form a 2-bit code for each Interrupt Re

Página 17 - 6.2 I²C Mode

24 DS580F6CS8406Note: There are separate complete buffers for the Channel Status and User bits. This control bit deter-mines which buffer appears in t

Página 18

DS580F6 25CS84069. PIN DESCRIPTION - SOFTWARE MODE VD 6 Digital Power (Input) - Digital core power supply. Typically +3.3 V or +5.0 V.VL 23 Logic

Página 19 - 8.3 Control 2 (02h)

26 DS580F6CS8406SDA/CDOUT 1Serial Control Data I/O (I²C Mode) / Data Out (SPI) (Input/Output) - In I²C Mode, SDA is the control I/O data line. SDA is

Página 20 - 8.4 Data Flow Control (03h)

DS580F6 27CS840610.HARDWARE MODEThe CS8406 has a Hardware Mode that allows the use of the device without a microcontroller. Hardware Mode isselected b

Página 21 - 76543210

28 DS580F6CS8406The channel status block pin (TCBL) may be an input or an output, determined by the state of the TCBLDpin. 10.2 Serial Audio PortThe

Página 22 - 8.9 Interrupt 1 Mask (09h)

DS580F6 29CS840611.PIN DESCRIPTION - HARDWARE MODEVD 6 Digital Power (Input) - Digital core power supply. Typically +3.3 V or +5.0 V.VL 23 Logic Power

Página 23 - 8.11 Interrupt 2 Mask (0Ch)

DS580F6 3CS840615. APPENDIX A: EXTERNAL AES3/SPDIF/IEC60958 TRANSMITTER COMPONENTS ... 3515.1 AES3 Transmitter External Components ..

Página 24

30 DS580F6CS8406SFMT0 SFMT145Serial Audio Data Format Select (Input) - Selects the serial audio input port format. See Table 3 on page 28.APMS 10Seri

Página 25 - DS580F6 25

DS580F6 31CS840612.APPLICATIONS12.1 Reset, Power Down and Start-Up When RST is low, the CS8406 enters a low power mode and all internal states are res

Página 26 - 26 DS580F6

32 DS580F6CS840613.PACKAGE DIMENSIONS INCHES MILLIMETERSDIM MIN NOM MAX MIN NOM MAXA 0.093 0.098 0.104 2.35 2.50 2.65A1 0.004 0.008 0.012 0.10 0.20 0.

Página 27 - 10.HARDWARE MODE

DS580F6 33CS8406Notes:1. “D” and “E1” are reference datums and do not included mold flash or protrusions, but do include moldmismatch and are measured

Página 28 - 10.2 Serial Audio Port

34 DS580F6CS840614.ORDERING INFORMATIONProduct Description Pb-Free Package Grade Temp Range Container Order#CS8406192 kHz Digital Audio TransmitterYES

Página 29 - DS580F6 29

DS580F6 35CS840615.APPENDIX A: EXTERNAL AES3/SPDIF/IEC60958 TRANSMITTER COMPONENTS This section details the external components required to interface

Página 30 - 30 DS580F6

36 DS580F6CS840616.APPENDIX B: CHANNEL STATUS AND USER DATA BUFFER MANAGEMENTThe CS8406 has a comprehensive channel status (C) and user (U) data buffe

Página 31 - 12.APPLICATIONS

DS580F6 37CS8406troller. This is also true if the channel status data is entered serially through the COPY/C pin when the partis in Hardware Mode.16.1

Página 32 - 13.PACKAGE DIMENSIONS

38 DS580F6CS840616.1.3.2 Two-Byte ModeThere are those applications in which the A and B channel status blocks will not be the same, and the useris int

Página 33

DS580F6 39CS840617.REVISION HISTORY Release Date ChangesF3 July 2005-Updated Packaging Information to include Lead Free devices and updated “Table of

Página 34 - 14.ORDERING INFORMATION

4 DS580F6CS84061. CHARACTERISTICS AND SPECIFICATIONS(All Min/Max characteristics and specifications are guaranteed over the Specified Operating Condit

Página 35 - COMPONENTS

DS580F6 5CS8406DIGITAL INPUT CHARACTERISTICSDIGITAL INTERFACE SPECIFICATIONS (GND = 0 V; all voltages with respect to 0 V.) TRANSMITTER CHARACTERISTIC

Página 36 - MANAGEMENT

6 DS580F6CS8406SWITCHING CHARACTERISTICS - SERIAL AUDIO PORTS(Inputs: Logic 0 = 0 V, Logic 1 = VL; CL = 20 pF) Notes:5. The active edge of ISCLK is p

Página 37 - 16.1.3.1 One-Byte Mode

DS580F6 7CS8406SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE(Inputs: Logic 0 = 0 V, Logic 1 = VL; CL = 20 pF) Notes:9. If Fs is lower than 51.8

Página 38 - 16.2.2 Mode 2: Block Mode

8 DS580F6CS8406SWITCHING CHARACTERISTICS - CONTROL PORT - I²C MODE(Inputs: Logic 0 = 0 V, Logic 1 = VL; CL = 20 pF) 13. Data must be held for suffici

Página 39 - 17.REVISION HISTORY

DS580F6 9CS84062. TYPICAL CONNECTION DIAGRAMS CS8406+3.3 V or +5.0 VGNDRXPILRCKISCLKSDINAES3 /S/PDIFSourceMicrocontrollerSCL / CCLKSDA / CDOUTRSTAD1 /

Comentários a estes Manuais

Sem comentários